## UNIT-5

# Basic Processing Unit

# Outline

- Fundamental Concepts
- Hardwired Control
- Microprogrammed Control

# **Content Coverage**



### Instruction Execution

- To execute an instruction, the processor has to perform the following three steps:
  - ◆ Step 1: fetch the contents of the memory location pointed by the PC. The contents of this location are interpreted as an instruction to be executed. Hence, they are loaded into the IR. Symbolically, this can be written as IR←[[PC]]
  - Step 2: assuming that the memory is byte addressable, increment the contents of the PC by 4, that is, PC←[PC]+4
  - Step 3: carry out the actions specified by the instruction in the IR
- $\triangleright$  Step 1 and Step 2  $\rightarrow$  fetch phase
- Step 3→ decode phase, execution phase, and/or write phase

## Single-Bus Organization of the Datapath



### Instruction Execution

- An instruction can be executed by performing one or more of the following operations in some specified sequence
  - Transfer a word of data from one processor register to another or to the ALU
  - Perform an arithmetic or a logic operation and store the result in a processor register
  - Fetch the contents of a given memory location and load them into a processor register
  - Store a word of data from a processor register into a given memory location

# **Register Transfers**



# **Arithmetic Operation**



# Fetching a Word from Memory



# **Execution of a Complete Instruction**

- Ass (R3), R1: adds the contents of a memory location pointed to by R3 to register R1. Executing this instruction requires the following actions:
  - Fetch the instruction
  - Fetch the first operand (the contents of the memory location pointed to by R3)
  - Perform the addition
  - Load the result into R1

# **Control Sequence**



### • JZ 2000H

### Control

- To execute instructions, the processor must have some means of generating the control signals needed in the proper sequence. Computer designers use a wide variety of techniques to solve this problem.
- The approaches used fall into one of two categories: hardwired control and microprogrammed control

#### Hardwired Control Unit -

The control hardware can be viewed as a state machine that changes from one state to another in every clock cycle, depending on the contents of the instruction register, the condition codes and the external inputs. The outputs of the state machine are the control signals. The sequence of the operation carried out by this machine is determined by the wiring of the logic elements and hence named as "hardwired".

\*fast

\* Dsed

RISC

- Fixed logic circuits that correspond directly to the Boolean expressions are used to generate the control signals.
  - Hardwired control is faster than micro-programmed control.
  - A controller that uses this approach can operate at high speed.
  - RISC architecture is based on hardwired control unit



### Micro-programmed Control Unit -

- The control signals associated with operations are stored in special memory units inaccessible by the programmer as Control Words.
- Control signals are generated by a program are similar to machine language programs.
- Micro-programmed control unit is <u>slower</u> in speed because of the time it takes to fetch microinstructions from the control memory.

- Control Word: A control word is a word whose individual bits represent various control signals.
- Micro-routine: A sequence of control words corresponding to the control sequence of a machine instruction constitutes the microroutine for that instruction.
- Micro-instruction: Individual control words in this micro-routine are referred to as microinstructions.
- Micro-program: A sequence of micro-instructions is called a microprogram, which is stored in a ROM or RAM called a Control Memory (CM).
- Control Store: the micro-routines for all instructions in the instruction set of a computer are stored in a special memory called the Control Store.



| Hardwired Control Unit                                                                                                                                  | Microprogrammed Control Unit                                                                                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| Hardwired control unit generates the control signals needed for the processor using logic circuits                                                      | Micrprogrammed control unit generates the control signals with the help of micro instructions stored in control memory |
| Hardwired control unit is faster when compared to microprogrammed control unit as the required control signals are generated with the help of hardwares | This is slower than the other as micro instructions are used for generating signals here                               |
| Difficult to modify as the control signals that need to be generated are hard wired                                                                     | Easy to modify as the modification need to be done only at the instruction level                                       |
| More costlier as everything has to be realized in terms of logic gates                                                                                  | Less costlier than hardwired control as only micro instructions are used for generating control signals                |
| It cannot handle complex instructions as the circuit design for it becomes complex                                                                      | It can handle complex instructions                                                                                     |
| Only limited number of instructions are used due to the hardware implementation                                                                         | Control signals for many instructions can be generated                                                                 |
| Used in computer that makes use of Reduced Instruction Set Computers(RISC)                                                                              | Used in computer that makes use of Comple<br>Instruction Set Computers (CISC)                                          |

Micro Instructions Sequencer is a combination of all hardware for selecting the next micro-instruction address. The micro-instruction in control memory contains a set of bits to initiate micro operations in computer registers and other bits to specify the method by which the address is obtained.



#### Control Address Register(CAR):

Control address register receives the address from four different paths. For receiving the addresses from four different paths, Multiplexer is used.

#### Multiplexer:

Multiplexer is a combinational circuit which contains many data inputs and single data output depending on control or select inputs.

#### Branching:

Branching is achieved by specifying the branch address in one of the fields of the micro instruction. Conditional branching is obtained by using part of the micro-instruction to select a specific status bit in order to determine its condition.

#### Mapping Logic:

An external address is transferred into control memory via a mapping logic circuit.

#### Incrementer:

Incrementer increments the content of the control address register by one, to select the next micro-instruction in sequence.

#### Subroutine Register (SBR):

The return address for a subroutine is stored in a special register called Subroutine Register whose value is then used when the micro-program wishes to return from the subroutine.

#### Control Memory:

Control memory is a type of memory which contains addressable storage registers. Data is temporarily stored in control memory. Control memory can be accessed quicker than main memory.

# **Control Unit Organization**



# **Detailed Block Description**



Figure 7.11. Separation of the decoding and encoding functio

# A Complete Processor



# **Microinstructions**



- A straightforward way to structure microinstructions is to assign one bit position to each control signal.
- However, this is very inefficient.
- The length can be reduced: most signals are not needed simultaneously, and many signals are mutually exclusive.
- All mutually exclusive signals are placed in the same group in binary coding.

- Control signals are generated by a program similar to machine language programs.
- Control Word (CW); microroutine; microinstruction

| Micro -<br>instruction | <br>PÇ, | PCout | MAR in | Read | MDRout | IR <sub>in</sub> | Yin | Select | Add | Zin | Zout | R1 <sub>out</sub> | R1 <sub>in</sub> | R3put | WMFC | End | •• |
|------------------------|---------|-------|--------|------|--------|------------------|-----|--------|-----|-----|------|-------------------|------------------|-------|------|-----|----|
| 1                      | 0       | 1     | 1      | 1    | 0      | 0                | 0   | 1      | 1   | 1   | 0    | 0                 | 0                | 0     | 0    | 0   |    |
| 2                      | 1       | 0     | 0      | 0    | 0      | 0                | 1   | 0      | 0   | 0   | 1    | 0                 | 0                | 0     | 1    | 0   |    |
| 3                      | 0       | 0     | 0      | 0    | 1      | 1                | 0   | 0      | 0   | 0   | 0    | 0                 | 0                | 0     | 0    | 0   |    |
| 4                      | 0       | 0     | 1      | 1    | 0      | 0                | 0   | 0      | 0   | 0   | 0    | 0                 | 0                | 1     | 0    | 0   |    |
| 5                      | 0       | 0     | 0      | 0    | 0      | 0                | 1   | 0      | 0   | 0   | 0    | 1                 | 0                | 0     | 1    | 0   |    |
| 6                      | 0       | 0     | 0      | 0    | 1      | 0                | 0   | 0      | 1   | 1   | 0    | 0                 | 0                | 0     | 0    | 0   |    |
| 7                      | 0       | 0     | 0      | 0    | 0      | 0                | 0   | 0      | 0   | 0   | 1    | 0                 | 1                | 0     | 0    | 1   |    |

Micro-programmed control unit can be classified into two types <u>based on the</u> type of Control Word stored in the Control Memory, viz., Horizontal micro-programmed control unit and Vertical micro-programmed control unit.

- In Horizontal micro-programmed control unit, the control signals are represented in the decoded binary format, i.e., 1 bit/CS. Here 'n' control signals require n bit encoding. On the other hand.
- In Vertical micro-programmed control unit, the control signals are represented in the encoded binary format. Here 'n' control signals require log<sub>2</sub>n bit encoding.

### Horizontal µ-programmed CU

### Vertical µ-programmed CU

It supports longer control word.

It supports shorter control word.

It allows higher degree of parallelism. If degree is n, then n Control Signals are enabled at a time.

It allows low degree of parallelism i.e., degree of parallelism is either 0 or 1.

No additional hardware is required.

Additional hardware in the form of decoders are required to generate control signals.

It is <u>faster</u> than Vertical microprogrammed control unit. it is slower than Horizontal microprogrammed control unit.

It is less flexible than Vertical micro-programmed control unit.

It is more flexible than Horizontal micro-programmed control unit.

Horizontal micro-programmed control unit uses horizontal microinstruction, where every bit in the control field attaches to a control line.

Vertical micro-programmed control unit uses vertical microinstruction, where a code is used for each action to be performedand thedecoder translates this code into individual control signals.

Horizontal micro-programmed control unit makes less use of ROM encoding than vertical micro-programmed control unit.

Vertical micro-programmed control unit makes more use of ROM encoding to reduce the length of the control word.



Organization of the control unit to allow conditional branching in the microprogram.

### Microinstructions with the next-address field.

Instruction Pointer to next instruction

- Several branch microinstructions are required to enable sharing of common code.
- The branch microinstructions do not perform any useful operation related to data.
- ·They are required to determine the address of the next microinstruction.
- ·They slow down the execution of the instruction.
  - Ideally we need to assign consecutive addresses to all microinstructions that are generally executed one after the other.
  - Recall that the next microinstruction is determined by incrementing the microprogram counter.
  - ·But due to the goal of sharing as much common code as possible, this is not always possible.
  - ·This leads to a significant increase in the branch instructions.

#### Microinstructions with the next-address field.

- Powerful alternative is to include an address field as a part of every microinstruction.
- The address field indicates the location of the next microinstruction to be fetched.
- •In effect, every microinstruction becomes a branch microinstruction in addition to its other function.

### Disadvantages:

- Additional bits are required to specify the address field in every instruction.
- Approximately one-sixth of the control store is devoted to specifying the address.

### Advantages:

- Separate branch instructions are virtually eliminated.
- Flexible scheme, very few restrictions in assigning addresses to microinstructions.

#### Next Address Field

- Micro-instruction contains address next micro-instruction
- Larger store needed
- Branch micro-instructions no longer needed



- The microprogram discussed earlier requires several branch microinstructions, which perform no useful operation in the datapath.
   A powerful alternative approach is to include an address field as a part of every microinstruction to indicate the location of the next microinstruction to be fetched.
   Pros: separate branch microinstructions are virtually
  - Pros: separate branch microinstructions are virtually eliminated; few limitations in assigning addresses to microinstructions.
  - Cons: additional bits for the address field (around 1/6)

| F0 | F1                 | F2                               | F3   | F4                               | F5                        | F6             | F7  | F8 |
|----|--------------------|----------------------------------|------|----------------------------------|---------------------------|----------------|-----|----|
|    | Field 1            | (8 bits)<br>(4 bits)<br>(4 bits) | : R  |                                  | dress<br>addres<br>addres |                |     |    |
|    | Field 4<br>Field 5 | (4 bits)<br>(4 bits)<br>(2 bit)  | : Fi | unction                          | Read/                     | _in<br>Write/N | Nop |    |
|    | Field 7            | (1 bit)<br>(1 bit)<br>(1 bit)    | : W  | arry-in<br>/MFC<br>nd<br>LA/ORii |                           |                |     |    |

#### Microinstruction

1: Select4

1: WMFC

1: End

| F1                                                                                                                                                                                                                                                                  | F2                                                                                                                                                                                      | F3                                                                                                                      | F4                                                         | F5                                     | What is the price paid for this scheme?                                                                                                                                    |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| F1 (4 bits)                                                                                                                                                                                                                                                         | F2 (3 bits)                                                                                                                                                                             | F3 (3 bits)                                                                                                             | F4 (4 bits)                                                | F5 (2 bits)                            |                                                                                                                                                                            |  |
| 0000: No transfer<br>0001: PG <sub>ut</sub><br>0010: MDR <sub>but</sub><br>0011: Z <sub>ut</sub><br>0100: RQ <sub>ut</sub><br>0101: R1 <sub>ut</sub><br>0110: R2 <sub>ut</sub><br>0111: R3 <sub>ut</sub><br>1010: TEMP <sub>out</sub><br>1011: Offset <sub>ut</sub> | 000: No transfer<br>001: PC <sub>m</sub><br>010: IR <sub>m</sub><br>011: Z <sub>m</sub><br>100: RQ <sub>n</sub><br>101: R1 <sub>m</sub><br>110: R2 <sub>n</sub><br>111: R3 <sub>n</sub> | 000: No transfer<br>001: MAR <sub>in</sub><br>010: MDR <sub>in</sub><br>011: TEMP <sub>in</sub><br>100: Y <sub>in</sub> | 0000: Add<br>0001: Sub<br>1111: XOR<br>16 ALU<br>functions | 00: No action<br>01: Read<br>10: Write | ·Each group occupies a large enough field to represent all the signals. ·Most fields must include one inactive code, which specifies no action. ·All fields do not have to |  |
| F6                                                                                                                                                                                                                                                                  | F7                                                                                                                                                                                      | F8                                                                                                                      |                                                            |                                        | include inactive code.                                                                                                                                                     |  |
| F6 (1 bit)                                                                                                                                                                                                                                                          | F7 (1 bit)                                                                                                                                                                              | F8 (1 bit)                                                                                                              | -                                                          |                                        |                                                                                                                                                                            |  |
| 0: SelectY                                                                                                                                                                                                                                                          | 0: No action                                                                                                                                                                            | 0: Continue                                                                                                             | _                                                          | Requi                                  | re a little more hardware                                                                                                                                                  |  |